#### HLS ASSIGNMENT4[Kanekal kousar(fwc2022063)]

Q) Design a basic integer ALU unit in HLS that takes 3 inputs: Two 8bit operands and one appropriately sized operator. The permitted operations are ADD, SUB, MUL, DIV, AND, OR and XOR. Use AXI-S ports for all I/O ports. The design should be pipelined

Run C simulation first and verify your design with multiple inputs from a file (you need to create this file as well) containing sets of above 3 inputs and 1 reference output to compare your design output in the testbench. The test bench should be a self-checking testbench. It should run the simulation, pass on inputs, compare the outputs with the reference outputs and write the outputs to another file, along with the Pass or Fail status of that particular test as obtained from the comparison. The testbench should also tell (after the simulation output in the console) at the end of the simulation if all the read input sets passed the test or not.

Header file:

```
#ifndef _HEADER_H_
#define _HEADER_H_
#include <hls_stream.h>
using namespace hls;
#include <ap_int.h>

typedef ap_int<8> int8_i;
typedef ap_int<16> int16_o;
typedef ap_uint<3> uint3_op;

struct inputs {
    int8_i operandone;
    int8_i operandtwo;
    uint3_op operation;
};
#endif
```

Function header file:

```
#ifndef _CALCI_H_
#define _CALCI_H_

#include "header.h"
int16_o add(inputs tmp);
int16_o sub(inputs tmp);
int16_o mul(inputs tmp);
int16_o div(inputs tmp);
int16_o And(inputs tmp);
int16_o Or(inputs tmp);
int16_o Xor(inputs tmp);
int16_o add(inputs tmp);

int16_o add(inputs tmp)
{
    return tmp.operandone + tmp.operandtwo;
```

```
int16_o sub(inputs tmp)
{
  return tmp.operandone - tmp.operandtwo;
}

int16_o mul(inputs tmp)
{
  return tmp.operandone * tmp.operandtwo;
}

int16_o div(inputs tmp)
{
  return tmp.operandone / tmp.operandtwo;
}

int16_o And(inputs tmp)
{
  return tmp.operandone & tmp.operandtwo;
}

int16_o Or(inputs tmp)
{
  return tmp.operandone | tmp.operandtwo;
}

int16_o Xor(inputs tmp)
{
  return tmp.operandone / tmp.operandtwo;
}

int16_o Xor(inputs tmp)
{
  return tmp.operandone / tmp.operandtwo;
}

#endif
```

C++ code:

```
#include "header.h"
#include "calci.h"
void alu 8bit(stream<inputs> &indata,stream<int16 o> &outdata){
#pragma HLS PIPELINE
#pragma HLS INTERFACE axis port=outdata
#pragma HLS INTERFACE axis port=indata
      inputs data=indata.read();
      switch (data.operation)
      case 0:
             outdata.write(add(data));
             break;
      case 1:
                    outdata.write(sub(data));
                    break;
      case 2:
                    outdata.write(mul(data));
                    break;
      case 3:
```

Test bench:

```
#include "header.h"
#include <iostream>
#include <fstream>
using namespace std;
void alu_8bit(stream<inputs> &indata,stream<int16_o> &outdata);
int main(){
      stream<inputs> indata;
      stream<int16 o> outdata;
      inputs data={0,0,0};
      int op1,op2,op,res;
      char arr[]={'+','-','*','/','&','|','^'};
      int case fail=0;
      //reading input data from in.dat file and writing output to out.dat file
      ifstream in;
      fstream out;
      in.open("in.dat");
      out.open("out.dat");
      while (in>>op>>op1>>op2>>res){
                           data={op1,op2,op};
                           indata.write(data);
                           alu_8bit(indata,outdata);
                           int16 o O=outdata.read();
                           if (0==res){
      out<<data.operandone<<arr[data.operation]<<data.operandtwo<<"="<<0<<"\t\tpass"<<endl;</pre>
                           else{
                                  case fail++;
      out<<data.operandone<<arr[data.operation]<<data.operandtwo<<"="<<0<<"\t\tfail"<<endl;</pre>
                                  }}
      if (case fail==0){
             cout<<"---all test case passed---"<<endl;</pre>
      }
      else{
             cout<<"---"<<case fail<<" test case failed---"<<endl;</pre>
      in.close();
      out.close();}
```

In.dat file out.dat file

| 1 2 3 -1    | 2-3=-1 pass     |
|-------------|-----------------|
| 4 3 4 0     | 3&4=0 pass      |
| 2 4 5 20    | 4*5=20 pass     |
| 5 5 6 7     | 5 6=7 pass      |
| 1 6 7 -1    | 6-7=-1 pass     |
| 3 9 8 1     | 9/8=1 pass      |
| 4 7 9 1     | 7&9=1 pass      |
| 2 9 10 90   | 9*10=90 pass    |
| 4 10 11 10  | 10&11=10 pass   |
| 3 11 12 0   | 11/12=0 pass    |
| 2 12 13 156 | 12*13=156 pass  |
| 5 13 14 15  | 13   14=15 pass |
| 6 14 15 1   | 14^15=1 pass    |
| 6 16 17 1   | 16^17=1 pass    |
| 0 1 18 19   | 1+18=19 pass    |
| 3 16 8 2    | 16/8=2 pass     |
|             |                 |

Synthesis report

# Synthesis Report for 'alu\_8bit'

## General Information

Date: Fri Mar 24 22:13:46 2023

Version: 2017.4 (Build 2086221 on Fri Dec 15 21:13:33 MST 2017)

Project: assignment4
Solution: solution1
Product family: zynq

Target device: xc7z020clg484-1

#### Performance Estimates

#### ─ Timing (ns)

■ Summary

Clock Target Estimated Uncertainty ap\_clk 10.00 4.17 1.25

## □ Latency (clock cycles)

**■ Summary** 

Latency Interval min max min max Type 14 14 1 1 function

- Detail
  - **±** Instance
  - ± Loop

#### **Utilization Estimates**

| <ul> <li>Summary</li> </ul> |          |        |        |       |
|-----------------------------|----------|--------|--------|-------|
| Name                        | BRAM_18K | DSP48E | FF     | LUT   |
| DSP                         | -        | -      | -      | -     |
| Expression                  | -        | 0      | 0      | 254   |
| FIFO                        | -        | -      | -      | -     |
| Instance                    | -        | -      | 239    | 160   |
| Memory                      | -        | -      | -      | -     |
| Multiplexer                 | -        | -      | _      | 173   |
| Register                    | 0        | -      | 322    | 96    |
| Total                       | 0        | 0      | 561    | 683   |
| Available                   | 280      | 220    | 106400 | 53200 |
| Utilization (%)             | 0        | 0      | ~0     | 1     |
|                             |          |        |        |       |

Detail

**±** Instance

**DSP48** 

**Memory** 

**±** FIFO

**Expression** 

**•** Multiplexer

**⊞** Register

# Interface □ Summary

| RTL Ports                | Dir      | Bits | Protocol   | Source Object         | C Type       |
|--------------------------|----------|------|------------|-----------------------|--------------|
| ap_clk                   | in       | 1    | ap_ctrl_hs | alu_8bit              | return value |
| ap_rst_n                 | in       | 1    | ap_ctrl_hs | alu_8bit              | return value |
| ap_start                 | in       | 1    | ap_ctrl_hs | alu_8bit              | return value |
| ap_done                  | out      | 1    | ap_ctrl_hs | alu_8bit              | return value |
| ap_idle                  | out      | 1    | ap_ctrl_hs | alu_8bit              | return value |
| ap_ready                 | out      | 1    | ap_ctrl_hs | alu_8bit              | return value |
| outdata_V_V_TREADY       | in       | 1    | axis       | outdata_V_V           | pointer      |
| outdata_V_V_TDATA        | out      | 16   | axis       | outdata_V_V           | pointer      |
| outdata_V_V_TVALID       | out      | 1    | axis       | outdata_V_V           | pointer      |
| indata_V_operandone_V_1  |          | 8    | axis       | indata_V_operandone_V | pointer      |
| indata_V_operandone_V_1  |          | 1    | axis       | indata_V_operandone_V | pointer      |
| indata_V_operandone_V_1  |          | 1    | axis       | indata_V_operandone_V | pointer      |
| indata_V_operandtwo_V_   |          | 8    | axis       | indata_V_operandtwo_V | pointer      |
| indata_V_operandtwo_V_1  |          | 1    | axis       | indata_V_operandtwo_V | pointer      |
| indata_V_operandtwo_V_1  |          | 1    | axis       | indata_V_operandtwo_V | pointer      |
| indata_V_operation_V_TD  |          | 8    | axis       | indata_V_operation_V  | pointer      |
| indata_V_operation_V_TV  |          | 1    | axis       | indata_V_operation_V  | pointer      |
| indata V operation V TRI | EADY out | 1    | axis       | indata V operation V  | pointer      |

Export the report(.html) using the Export Wizard

Open Analysis Perspective Analysis Perspective

#### Simulation:

# Co-simulation:

```
INFO: [Common 17-206] Exiting xsim at Fri Mar 24 23:06:33 2023...
INFO: [COSIM 212-316] Starting C post checking ...
---all test case passed---
INFO: [COSIM 212-1000] *** C/RTL co-simulation finished: PASS ***
```

| Finished C/RTL | cosimulation |
|----------------|--------------|
|                |              |
|                |              |
|                |              |

# Cosimulation Report for 'alu\_8bit'

# Result

RTL Status min avg max min avg max VHDL NA NA NA NA NA NA NA NA Verilog Pass 14 14 14 1 1 1

Export the report(.html) using the Export Wizard